posted by user: ssliu || 682 views || tracked by 1 users: [display]

DFT 2025 : 38th IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems

FacebookTwitterLinkedInGoogle


Conference Series : Defect and Fault Tolerance in VLSI and Nanotechnology Systems
 
Link: http://www.dfts.org
 
When Oct 21, 2025 - Oct 23, 2025
Where Barcelona
Abstract Registration Due Apr 27, 2025
Submission Deadline May 4, 2025
Notification Due Jul 8, 2025
Final Version Due Jul 25, 2025
Categories    fault tolerance   VLSI   reliability   security
 

Call For Papers

IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems

October 21 - 23, 2025, Barcelona, Spain

Webpage: http://www.dfts.org



DFT is an annual Symposium providing an open forum for presentations in the field of defect and fault tolerance in VLSI and nanotechnology systems inclusive of emerging technologies, RISC-V architectures and AI-based solutions. One of the unique features of this symposium is to combine new academic research with state-of-the-art industrial data, necessary ingredients for significant advances in this field. All aspects of design, manufacturing, test, reliability, availability, and security that are affected by defects during manufacturing and by faults during system operation are of in-terest. Topics include (but are not limited to) the following:



Yield and Reliability

• Yield Analysis and Modeling: Advanced yield models, defect/fault analysis, statistical modeling, and critical area analysis.

• Testing Techniques: Innovative testing methodologies for digital, analog, and mixed signal circuits, including built-in self-test, delay fault testing, online test and 2.5D/3D circuits.

• Design for Testability (DFT): DFT for modern ICs, including FPGAs, SoCs, NoCs, GPUs, ASICs, low-power designs, and RISC-V designs.

• Error Detection, Correction, and Recovery: Robust error handling strategies, including error-control coding, fault masking, and recovery schemes, using hardware/software techniques and architectural approaches.

• Dependability Analysis and Validation: Rigorous evaluation of system dependability, employing fault injection, cross-layer reliability analysis, and AI/ML-based methods.

• Repair, Restructuring, and Reconfiguration: Dynamic adaptation techniques for fault tolerance and resilience, including self-healing reconfigurable circuits, and on-line repair.

• Defect and Fault Tolerance: Design of reliable systems in the presence of defects and faults, design space exploration for dependable systems, in critical applications and addressing transient/soft faults.

• Aging and Radiation Effects: Radiation effects, radiation-induced errors in nano-technologies, modeling radiation environments, development of novel radiation test and simulation techniques and developing radiation hardened designs.

• Aging and Lifetime Reliability: Understanding aging mechanisms, designing for long-term reliability, and managing thermal and variability challenges.



Emerging Technologies and Security

• Emerging Technologies: Error management strategies for quantum computing, memristive devices, spintronics, microfluidics, and approximate computing.

• RISC-V: Use of open ISAs in dependable and security applications

• Design for Security: Protecting ICs against fault attacks, hardware trojans, and other security threats, the interplay between security, reliability, and trust.

• Dependable Applications and Case Studies: Real world applications of dependability techniques in 2.5D/3D ICs, IoT, automotive, aerospace, autonomous systems, and AI systems.

• Sustainability and Green EEE: Highlight the need for energy-efficient and environmentally friendly EEE designs, including low-power design techniques and green manufacturing processes.



Paper Submission

Authors are invited to submit original and unpublished contributions in the areas described above. Authors must first submit a one paragraph abstract, followed by the final paper for review. Submitted papers should be no longer than 6 pages and adhere to the IEEE conference template, 2-columns style (available on conference web site). Papers can be accepted as regular papers or short papers. Both types of paper will be included in the IEEE proceedings. The page limit for proceedings is 6 pages for regular papers and 4 pages for short papers. Authors of a 6 page submission accepted as a short paper must reduce it to 4 pages, for publication. Full paper versions of relevant work presented, or under submission, for the RISC-V Summit are welcome. Please refer to the symposium web page for updated information.



Important Dates:

Abstract submission: Apr 27 2025
Full paper submissions: May 4, 2025
Notification of acceptance: July 8, 2025
Camera ready and author’s registration: July 25, 2025

Related Resources

Security 2025   Special Issue on Recent Advances in Security, Privacy, and Trust
HICSS 2026   Hawaii International Conference on System Sciences Mini Track: Advances in Software Resilience: New Frontiers in Testing, Verification, Compliance, and Fault-Tolerance Mechanisms
CCS 2025   ACM Conference on Computer and Communications Security 2024 (round 2)
NTIJ 2025   Nanoscience and Technology: An International Journal
ICSGE 2025   IEEE--2025 International Conference on Smart Grid and Energy (ICSGE 2025)
ESORICS 2025   European Symposium on Research in Computer Security (round 2)
EDCC 2025   20th European Dependable Computing Conference
SI_Fault_IoV_OTJ 2025   SI on Tools, Techniques, and Applications for Fault Tolerant and Reliable Vehicular Ad-hoc Networks (VANET) and Internet of Vehicles (IoV), The Open Transportation Journal
CIFEr 2026   IEEE Computational Intelligence in Financial Engineering and Economics
NC 2025   13th International Conference of Networks and Communications